# Condition Monitoring for Device Reliability in Power Electronic Converters: A Review

Shaoyong Yang, Member, IEEE, Dawei Xiang, Angus Bryant, Member, IEEE, Philip Mawby, Senior Member, IEEE, Li Ran, Senior Member, IEEE, and Peter Tavner, Senior Member, IEEE

Abstract—Condition monitoring (CM) has already been proven to be a cost effective means of enhancing reliability and improving customer service in power equipment, such as transformers and rotating electrical machinery. CM for power semiconductor devices in power electronic converters is at a more embryonic stage; however, as progress is made in understanding semiconductor device failure modes, appropriate sensor technologies, and signal processing techniques, this situation will rapidly improve. This technical review is carried out with the aim of describing the current state of the art in CM research for power electronics. Reliability models for power electronics, including dominant failure mechanisms of devices are described first. This is followed by a description of recently proposed CM techniques. The benefits and limitations of these techniques are then discussed. It is intended that this review will provide the basis for future developments in power electronics CM.

*Index Terms*—Condition monitoring (CM), failure mechanism, fault detection, power electronics, prognosis, reliability.

# I. INTRODUCTION

ONDITION monitoring (CM) is a technique or a process of monitoring the operating characteristic of a physical system, so that the change of the monitored characteristic can be used to schedule maintenance before serious deterioration or break down occurs [1]. CM embraces a knowledge of failure mechanisms of individual parts or the integrated system, sensor technologies, data acquisition and analysis, and the ability to estimate the health condition of the system [2].

Referring to Fig. 1, CM is different to prognosis and diagnosis, although detecting faults is an essential part for all three. We can make the following definitions.

- 1) *Diagnosis:* Given that a fault has occurred, diagnosis is to identify the root cause of that fault.
- 2) *Prognosis:* Prognosis assesses the current health level of a component, and predicts the health of the component at some point in the future.

Manuscript received October 12, 2009; revised December 23, 2009 and February 26, 2010; accepted April 11, 2010. Date of current version October 29, 2010. This work was supported by the Engineering and Physical Sciences Research Council under Grant EP/E02744X/1 and under Grant EP/E026923/1. Recommended for publication by Associate Editor J.-L. Schanen.

S. Yang, A. Bryant, and P. Mawby are with the School of Engineering, University of Warwick, Coventry, CV4 7AL, U.K. (e-mail: s.yang@warwick.ac.uk; a.t.bryant@warwick.ac.uk; p.a.mawby@warwick.ac.uk).

D. Xiang, L. Ran, and P. Tavner are with the School of Engineering and Computing Sciences, Durham University, Durham, DH1 3LE, U.K. (e-mail: dawei.xiang@durham.ac.uk; li.ran@durham.ac.uk; peter.tavner@durham.ac.uk).

Digital Object Identifier 10.1109/TPEL.2010.2049377



Fig. 1. Fault prognosis, diagnosis, and CM schemes [3]. The fault event causes the jump in health level shown.

3) *CM*: CM is to real-time measure the condition of a component, such that if it drifts away from the healthy condition an appropriate action to be taken.

The application of CM to power electronics is increasing in importance for the following reasons.

- The increasing use of power electronics in safety critical systems, where an unpredicted failure may trigger a catastrophic accident or unscheduled maintenance resulting in high penalty cost.
- New knowledge about the failure modes of power devices and development in sensor technologies and signal processing make it realistic to develop effective power electronic converter CM systems.

Applying the concept of CM to power electronics is challenging due to an as yet inadequate correlation between the known degradation or incipient failure and the measured physical states. The former requires further knowledge regarding device or system failure mechanisms, and the latter requires practical techniques to monitor performance degradation. These are being actively addressed in the research to be reviewed.

In this paper, the up-to-date knowledge of the reliability of power devices in converters, including reliability requirements and aging, and failure mechanisms, will be reviewed. This will be followed by a review of reliability modeling approaches from the device structure, thermoelectrical and thermomechanical points of view. Power electronics CM techniques developed to date—including those that are sensor or model based—are then reviewed to reflect the state-of-the-art of research. These techniques are generally based on the knowledge of the failure modes of power electronic converters and past experience in fault detection. This review will examine the recent progress of



Fig. 2. Device (IGBT) FIT rate evolution [5].

CM, and put this in the perspective to stimulate further development in the future.

#### II. RELIABILITY OF POWER DEVICES

The reliability requirements for power electronic converters are described first, followed by a review of past power electronics reliability projects. The progressive failure mechanisms for power devices are divided into those associated with the chip and those associated with the packaging.

#### A. Reliability Requirements of Power Devices

Factors such as electrical loading, mechanical vibration, and environmental condition, all exert stresses on a power electronics system. For example, the electrical traction drive for an urban tram may experience  $10^6-10^8$  power cycles, with temperature swings up to  $80\,^{\circ}$ C, during its lifetime [4]. These power cycles critically affect the reliability and lifetime of the power device packaging. This has been a key driver in improving the reliability of power devices. As shown in Fig. 2 based on  $500\,000$  IHM/IHV (insulated gate bipolar transistor (IGBT) high power and high voltage) modules, the failure rate dropped from 1000 failures in time (FITs) in 1995 to 20 FITs in 2000 [5], and to only a few FITs nowadays, where 1 FIT =  $1 \times 10^{-9}$  failures per device-hour. Furthermore, for safety-critical applications, such as aeroplanes, the zero-defect concept has been proposed to meet stricter reliability requirements [6].

Although the failure rates of power devices have been greatly reduced, reliability is always a focus. As shown in Fig. 3, semiconductor and soldering failures in device modules totals 34% of converter system failures, according to a survey based on over 200 products from 80 companies [7]. According to another survey, around 38% of the faults in variable-speed ac drives are due to failures of power devices [8]. Typically demanding applications for converters are in traction, especially metro rail traction and urban driving for automotive electric traction, and for renewables wind turbines. The results of a recent questionnaire for industrial power electronics [10] also showed that only 50% of



Fig. 3. Failure distribution and ranking [7].

respondents were satisfied with reliability monitoring methods, showing that research effort is needed in health management.

Fig. 3 also indicates that capacitors are fragile. The failure mechanisms for electrolytic capacitors and a relevant CM technique for monitoring the variation of capacitance and equivalent series resistance (ESR) are well documented in [9]. They are not repeated here as this review is concerned with the switching devices; indeed the questionnaire in [10] indicated that power devices were the most important area of concern.

# B. Review of Past Projects

Several projects have been carried out in recent years to understand and improve power device reliability. Most of the work in recent years has concentrated on IGBTs for power electronic converters.

The LESIT project investigated the reliability of IGBT modules for traction applications, including IGBT bond wire liftoff, solder fatigue, and other reliability issues in traction applications [4], [11]–[13], the results of which have been used in later work [14]–[16]. The model has been recently extended to include more up-to-date devices and additional influences on reliability [123].

The EU RAPSDRA project aimed to apply IGBTs to the next generation of railway traction converters [17]. RAPSDRA contributed to IGBT technology by improving the reliability tests and by achieving agreement on standardized accelerated tests [18], [19]. Publications including [18], [20]–[24] and two handbooks were produced, covering basic device failure analyses and failure mechanisms. A related EU project, PORTE, has also generated results on traction applications [16], [25]–[28].

There are also projects at the CALCE group, covering a range of reliability areas, such as lead-free soldering, accelerated testing, failure analysis, and thermal management. Power devices are included, for example, investigation into failure precursors for IGBTs [29]. Recent work at the IeMRC, e.g., [30], has also investigated device packaging reliability prognostics, with emphasis on a physics of failure approach to the design, qualification, and modeling of power electronic modules.

# C. Chip-Related Failure Mechanisms

Chip-related failure mechanisms are ultimately those that destroy a device. These are separated from packaging-related mechanisms, but may be interlinked for a failure event. The following points—overstress and wear out mechanisms during operation—are generally believed to cause characteristic degradations and potential failures in the long term. These need to be seriously considered when implementing a CM scheme and designing a converter [31], [32].

- 1) Electrical Overstress: Electrical overstress (EOS) is associated with overvoltage and overcurrent conditions. Heating effects under high-voltage conditions can be significant, and secondary breakdown is a major concern in some devices. It is necessary to ensure that the SOA for the power device is suitable for the application as well as to meet the heat sinking specification for the part [31]. For thyristors, the nonuniform current distribution during turn OFF, caused by fast *dildt*, can lead to increased power dissipation and eventual thermal damage; a fast rising voltage ramp may cause displacement current, which can spuriously turn ON the device [33], resulting in a short circuit and failure.
- 2) Electrostatic Discharge (ESD): The contribution of electrostatic discharge (ESD) to the general set of EOS failure is difficult to define, since both EOS and ESD mechanisms result in similar failure modes [31]. ESD can partially puncture the gate oxide, allowing the device to work sufficiently well for the device to pass inspection, and finally, causing device failure after a period of operation [34]. Gate shorting has been reportedly caused by ESD when excessive voltage is applied to the gate if no protection is provided [34], [35]. Partial gate failure can be detected by measuring the time constant of the decay of gate charge [34].
- 3) Latch-Up and Triggering of Parasitics: Too large a value of dv/dt during turn OFF may cause triggering of the parasitic thyristor in IGBTs—causing latch-up—or triggering of the parasitic bipolar junction transistor (BJT) in power MOSFETs [36]. Depending on the location of the failure, the amount of energy the device is capable of handling may differ [37]. Although the latch-free technology has been developed [38], proper circuit design to confine the ramp rate of reapplied voltage in the reversed bias SOA to avoid latch-up is important [39].
- 4) Charge Effects—Ionic Contamination or Hot Carrier Injection: Two failure mechanisms are the most common for power MOSFETs. The first is the electric field distortion by the accumulation of ionic contaminants in the passivation of the high-field region, the second is the growth of defects in the gate oxide [34]. During high-temperature operations, hot carriers can be injected into the gate oxide or other interfaces when the carriers attains high energy beyond the lattice potential barrier, resulting in charge trap and interface state generation [40]. (Note that for MOS-gated power devices, hot carrier injection (HCI) is rarely a significant issue due to the relatively thick gate oxide.) These two mechanisms lead to shifts in the device performance characteristics—such as the threshold voltage, leakage current, transconductance, or saturation current—and eventually to device degradation [41], [42].

- 5) Electromigration, Contact, and Stress-Induced Migration: Atomic migration may occur due to electromotive force, interdiffusion, and the mechanical stress during the manufacturing process. These mechanisms are related to the metallization of the semiconductor devices and have an effect on long-term reliability. Such effects are rarely observed in power devices due to the large areas, however, some contact migration has been identified as a problem with Schottky diodes [31]. There has also been aluminium bond pad reconstruction observed during repetitive short-circuit testing, especially at high temperature, leading to an increase in resistance [126].
- 6) Thermal Activation: Thermally activated processes are enhanced by an increase in temperature, according to Arrhenius' law

rate of activation 
$$\propto \exp\left(-\frac{E_a}{RT}\right)$$
 (1)

where  $E_a$  is the activation energy (in joule per mole), T is the temperature (in kelvin), and R is the gas constant (in joule per mole per kelvin). The degradation processes for nearly all silicon power devices are accelerated by increased temperature [34].

- 7) External Radiation—Mobile Ions and Particles: Both bipolar and MOS devices are affected by external radiation. For avionic applications, ionization and displacement damage in power semiconductor devices was observed due to the protons and electrons confined in the earth's magnetic field [34]. For terrestrial applications, a single event induced burnout can happen when heavy ions, also called cosmic rays, strike a device [43], [44]. Radiation-hardened materials and structures have been reported [34], [45].
- 8) Other Mechanisms for MOS-Gated Devices: Several mechanisms do not arise in properly constructed power MOS devices, though they cause failures in other type of semiconductor devices. These include the developing of slow trapping levels, microcracking of aluminium metallization, and electromigration of metallization (which can occur at high-current densities) [34].

Failures can be caused by more than one mechanism. The operating and environment conditions, and the device structures must be considered when examining a failure, which are as follows.

- Gate oxide breakdown, related to the gate circuit and device structure. Particularly, vulnerable periods are during inductive switching, when overvoltage or rapid reapplication of voltage occurs due to excessive *dv/dt* [31], [46].
- 2) SOA failures for MOSFETs and IGBTs are normally caused by excessive thermal transients or poor heat sinking [13], [34], [47], [48], which may result from electrical stress, device structure or packaging issues. Examples of thermal failures are given in [49], with the destruction of an n-channel punch through IGBT in forward-biased SOA caused by the thermal disappearance of built-in potential between the n+ emitter and the p base. A similar case was reported in [50], where destruction was caused by thermal runaway.



Fig. 4. IGBT packaging and structures. (a) Structure of an IGBT power module package [4]; 1: bond wire—Al, 2: chip metal—Al, 3: chip—Si, 4: die attach—solder, 5: DBC, 6: DBC attach—solder and, 7: base plate—Cu. (b) Structure of a PPI package [51].

Failure mechanisms on chips often interact with packagerelated failure mechanisms. These are thermally triggered and tend to be more significant, and are discussed in the next section.

#### D. Package-Related Failure Mechanisms

The failure mechanisms that are most frequently observed in power devices are due to the thermomechanical fatigue stress experienced by the packaging materials. (Humidity can also be a source of packaging degradation [119], although it is not covered here.) The main driving forces of such failure mechanisms are the mismatch in the coefficients of thermal expansion (CTE) of the different materials in the chip and package, and the local temperature swings to which they are subjected [27]. The two principal power device package types are compared first, followed by packaging failure modes.

1) Comparison of Packaging Types: Two packaging technologies, power modules and press packs, have been adopted for power devices. The cross-sectional structures of a power-module IGBT (PMI) and a press-pack IGBT (PPI) are shown in Fig. 4.

The power module is characterized by the chips (e.g. IGBTs, diodes, and MOSFETs) bonded to conductors on an insulating dielectric using solder. The dielectric, which provides heat conduction from the chips, is then soldered to a metal base plate, through which the heat flows to the external heat sink. The electrical isolation leads to straightforward heat sinking.

The press-pack structure, historically applied to thyristors and rectifier-grade diodes, is characterized by the device wafer or chips clamped under pressure to ensure uniform thermal and electrical contacts. The mountings must be electrically insulated externally.

The press pack has an advantage in high-voltage series connected applications, which can survive after a short circuit fault, since a single device remains shorted due to the direct connection between the die and the metal contacts [52]. Therefore, PPIs have been developed in recent years to replace thyristors and gate turn-off thyristors (GTOs) in traction systems [53], [54], large motor drives [55]-[57], power systems [58]-[60], and pulsed power applications [61]. The reliability record for press-pack devices is much higher than power modules largely due to a better tolerance to thermal cycling: the press pack allows double-sided cooling to lower the thermal impedance [56], [62]. However, the cooling for the press-pack device relies on oil or another deionized liquid, to prevent the coolant from conducting current [62]. Contamination in the coolant may lead to electrical failures. For the PPI, during the formation of the conducting alloy and at later operation stages, molten aluminium (Al) attacking molybdenum (Mo) can form cracks in the base plate. The interaction of Mo particles with Si and Al over a period of time generates various intermetallics, reducing its conductivity and leading to further deterioration [58].

The more frequently used PMIs, on the other hand, are more susceptible to reliability concerns. These concerns arise from the connections between the chip, dielectric, and base plate. These principally consist of bond wire liftoff and solder fatigue, as described in the following sections.

2) Bond Wire Liftoff: Bond failures are mainly caused by crack growth at the bond wire/chip interface due to temperature swings and the different CTEs between Si and Al [4]. The difference in strain in the two materials causes stress at the material interface; the resulting stress is dependent on the temperature. The resulting crack initiation and propagation is driven by stress-strain hysteresis energy loss as the temperature, and hence, stress cycles during operation. Fig. 5(a) shows typical crack propagation in a wire bond. In thermal fatigue testing with sufficiently high-junction temperature swings  $(\Delta T_i)$ , cracks propagate from both ends to the center along the small grain boundaries of Al wires. When the crack reaches the center, the bond wire lifts off [4], [22]. The bond wire liftoff failure mechanism is clarified by microstructural examination. An SEM image of a lifted bond wire can be seen in Fig. 5(b). Bond wire grain sizes are 5–15  $\mu$ m at the bonding interface, since they do not grow during fatigue tests due to the restriction of the Al–Si film, and 100–300  $\mu$ m at the center [63].

Bond wire heel cracking, as shown in Fig. 5, rarely occurs in advanced IGBT multichip modules, though it can be observed after long endurance tests, and especially in cases, where the ultrasonic bonding process was not optimized. Bond wire liftoff has been observed to affect MOSFETs, IGBTs, and freewheeling diodes [64], and is regarded as a principal failure mechanism for power electronics modules.

During tests, bonding wire liftoff can be electrically detected by measuring  $V_{\rm CE,sat}$  under low IC conditions [65]–[67]. The criterion to detect bond-wire failure was a +5% increment of  $V_{\rm CE,sat}$  [15], [68]. Since other failure mechanisms may also cause the increment of  $V_{\rm CE,sat}$ , microscopy techniques are often used offline to determine the exact cause [27].





Fig. 5. Bond wire liftoff due to crack growth. (a) Crack propagation causing bond wire liftoff, showing the heel crack. (b) SEM image of a lifted bond wire [4].

The observed failure mode can vary depending on the stress to which the devices are subjected. If the test is not interrupted after exceeding a predefined threshold, the failure mode during power cycling is the melting of the surviving bond wires. However, a frequently observed secondary failure mode, during high-voltage test or field operation, is the triggering of parasitics [27]. The parasitic effects related to the close inductive coupling between bond wires cause nonuniform current distribution between the wires, unbalanced transient current between paralleled chips, and the mechanical stress induced by the magnetic fields. These effects also contribute to the bond wire lift off [69].

Finally, recent work has observed annealing of bond wire interfaces at high temperatures during thermal cycling [93]. These annealing effects, which occurred in the wire during the high-temperature portion of cycling, were shown to remove some of the damage accumulated during the low-temperature portion, for a temperature change  $\Delta T$  of more than 200 K.

3) Solder Fatigue: A major failure mode for power module is the solder fatigue and cracking between the module substrate and the base plate and/or the device chip and substrate [70]. Solder failures are related to the initial solder microstructure, substrate metallization, and intermetallic compounds [21], [71].



Fig. 6. Cracking and void formation in die-attach solder [80].

The mechanism arises because the silicon die and copper substrate have different CTE, resulting in a shear stress in the solder layer and eventually cracks (voids), as shown in Fig. 6. These voids reduce the effective area for heat to escape by conduction from the die; therefore, the die becomes hotter on average, and the process accelerates as the voids grow [27], [72]. The severe localized heating due to increased thermal resistance of the die attach can damage the chip [73], [74].

The strain and related stress in the solder arise from the difference in CTEs of the silicon and copper layers. The difference in strain—resulting from a temperature rise in the materials due to device heating—causes a net strain in the solder  $\Delta \varepsilon$ , and a resulting stress  $\sigma$ . In the case of solder, elastic, plastic, and creepinduced strain are all significant, with the total strain being the sum of these components. Therefore, the strain experienced depends on the applied stress, temperature, and because of creep and time. A partitioned model to describe the dependence of strain is given by [95], [129]

$$\Delta \varepsilon_t = \Delta \varepsilon_e + \Delta \varepsilon_p + \Delta \varepsilon_c \tag{2}$$

$$\Delta \varepsilon_e = \frac{\sigma}{E(T)} \tag{3}$$

$$(\Delta \varepsilon_p)^{n_1(T)} = \frac{\sigma}{k(T)} \tag{4}$$

$$\frac{d}{dt} \left( \Delta \varepsilon_c \right) = A \sigma^{n_2(T)} \exp \left( -\frac{E_a}{RT_m} \right) \tag{5}$$

where  $\Delta \varepsilon_t$  is the total strain,  $\Delta \varepsilon_e$  is the elastic strain,  $\Delta \varepsilon_p$  is the plastic strain,  $\Delta \varepsilon_c$  is the strain due to creep, and  $\sigma$  is the associated stress (in megapascal). E is the Young's modulus (in megapascal), and k,  $n_1$ , and  $n_2$  are material constants, all of which depend on the temperature T (in kelvin).

In cyclic loading cases, where the materials are cycling thermally due to power cycling in the converter, the thermal cycles result in strain cycling and induced stress cycling in the solder. The crack length in the solder increases with the number of cycles N. After large numbers of cycles, the rate of crack length progression per cycle da/dN, increases as the hysteresis area increases in the stress–strain plot, as shown in Fig. 7. Thus, failure is approached rapidly at the end of the solder life as the crack acceleration increases. Section III-B2 describes in more detail modeling processes used in predicting fatigue life of solder layers.

4) Electrical Stress Effects: The effect of stress induced by packaging thermal expansion has been observed in experiment



Fig. 7. Example of the hysteresis area increasing with crack length [95].

in [127] and in simulation in [128]. The experimental results in [127] have shown that the ON-state *I–V* curves of IGBTs depend on the applied stress (up to 400 MPa, both compressive and tensile), with about 10% change in ON-state voltage arising from a lateral (shear) stress on the device chip. The simulation results in [128] show that the electron mobility is the principal cause of lateral stress dependence of the IGBT electrical properties.

# III. RELIABILITY MODELING

Based on the knowledge of failure mechanisms, reliability models of power device packaging can be built to help in implementation of CM, failure analysis, and lifetime prediction without resorting to costly tests. However, such models require further development to ensure a wide applicability.

Modeling of the fracture mechanics and crack propagation within the bond wire and solder layer is a multidisciplinary problem. Purpose-built physical models, in conjunction with dedicated experimental procedures, are currently the only feasible approach [77]. Two steps are involved in reliability modeling as follows.

- Electrothermal modeling of the device chip and packaging during a given load cycle, generating the temperatures throughout the load cycle.
- Thermomechanical modeling of the packaging materials, predicting the accumulated damage and/or lifetime, dependent on the thermal cycling.

Silicon chip failures, such as time-dependent dielectric breakdown, negative-bias temperature instability, electromigration, and HCI, can be simulated using traditional electrical modeling techniques [40], [78], which are not reviewed here.

#### A. Thermal and Electrothermal Models

Prediction of the temperature throughout the packaging structure is required to estimate the thermomechanical stresses on the packaging materials. The temperature changes with the converter load can be predicted using thermal models of the packaging and electrothermal models of the converter.



Fig. 8. Simulated transient thermal impedances of a MOSFET [77].

Thermal models would employ 3-D finite-element method (FEM). The accuracy of such a model can be high. At present, however, complex 3-D finite-element simulation for the long transient thermal load cycles required for power electronic applications, lasting several minutes, are unfeasible because of the problem size [77].

A developed 3-D finite-element thermal model was recently demonstrated in [77]. The starting point of the procedure was a static 3-D finite-element thermal model of the converter, including the module and the heat sink [79], [80]. This model was initially calibrated with experimental data, acquired by infrared thermography or internal thermometry techniques. Once calibrated, the 3-D finite-element model was used to extract the thermal impedance of the system, as shown in Fig. 8. The drawback of this approach is that it requires a 3-D model of the packaging, which is difficult to develop.

Thermal equivalent networks are frequently used in electrothermal modeling of converters, and may be used easily in circuit simulators. Foster or Cauer networks are used to represent the thermal diffusion in the packaging. An example of a Cauer network is shown in Fig. 9; this is used to study the intermediate interfaces (e.g., solder layer), which may be helpful to assess the health condition of the solder attach. Foster networks are frequently given in device manufacturers' datasheets; although these are straightforward to extract, they cannot be combined with other thermal components in the packaging structure unless transformation to a Cauer network takes place beforehand [81].

A more compact method of modeling thermal effects in packaging has been developed recently in [82]–[84]. It uses Fourier series to model the thermal diffusion, which is possible if given the simple structure of packaging layers. They promise fast computation while maintaining sufficient accuracy for reliability estimation. They also avoid the need to extract *R*–*C* cell thermal equivalent circuit models from FEM simulations.

Ideally, any consideration of thermal modeling for packaging should include power device electrical behavior, given the strong coupling present in the device. To study the correlated electrical and thermal behavior of power devices caused by



Fig. 9. Compact thermal model (Cauer network) for an IGBT/diode package.





Fig. 10. Example of simulated device temperature using a fast device and converter simulation method [117]. The device temperatures in an electric vehicle drive converter are shown against the vehicle speed.

system level effects, electrothermal compact device models have been developed [85]–[88]. With these models, the transient junction temperature profile can be calculated, and the effects of ambient temperature, load cycle (e.g., driving style in automotive applications) and converter design on reliability can be investigated [84], [117]. This approach uses look-up tables of device losses to speed up simulation, decoupling device, and converter/thermal simulation. An example of the resulting simulated device temperature profile is shown in Fig. 10.

If the device model required does not need to be fully physicsbased, a simpler approach can be used, where the switching and conduction losses can be estimated as simple mathematical functions of the inverter voltage and current. This approach was used to estimate the reliability of converters at the design stage in [120]–[122].

#### B. Thermomechanical Models

Thermomechanical models capture two principal failure mechanisms: bond wire liftoff and solder cracking. The stress and strain relationships within packaging are related to lifetime and reliability, and will be reviewed later.

1) Bond Wire Liftoff Thermomechanical Models: The equivalent strain amplitude  $\varepsilon_{\rm tot}$  due to the temperature swing and the difference of CTEs during temperature cycling can be given by [4]

$$\varepsilon_{\text{tot}} = \frac{(\alpha_{\text{Al}} - \alpha_{\text{Si}})\Delta T_j}{1 - \nu} \tag{6}$$

where  $\alpha_{\rm Al}$  and  $\alpha_{\rm Si}$  are the CTEs of Al and Si, respectively (per kelvin), v is the Poisson ratio (v=0.345 for aluminium in the elastic range), and  $\Delta T_j$  is the junction temperature swing (in kelvin). For uniform cycling on a material sample, the Coffin–Manson law states that the number of cycles to failure  $N_f$ , is dependent on the cyclic strain  $\varepsilon_{\rm tot}$ 

$$N_f \propto \varepsilon_{\rm tot}^{-n}$$
. (7)

Combining (4) and (5)

$$N_f \propto \Delta T_i^{-n}$$
. (8)

In practice, different exponents n apply to elastic and plastic contributions to fatigue, and the total strain for a given number of cycles is given by the sum of the two. Elastic strain dominates at low strain amplitudes and high numbers of cycles to failure, while plastic strain dominates at high strain amplitudes and low numbers of cycles to failure. Ultimately, it is plastic strain that causes damage accumulation due to the energy absorbed in hysteresis.

Experimental work suggests that the bond wire liftoff is a thermally activated mechanism and can therefore be expressed by an Arrhenius relationship [4]

$$N_f = A\Delta T_j^{-n} \exp\left(-\frac{E_a}{RT_m}\right) \tag{9}$$

where  $T_m$  is the mean temperature during cycling (in kelvin), and A and n are constants. The relationship in (7) can be plotted on log scales, as shown in Fig. 11 for the LESIT project data.



Fig. 11. LESIT results for different  $\Delta T_i$  [4].

Bond wire liftoff is the result of cumulative damage occurring as a result of a set of different stress or strain levels. For such cases, the Palmgren–Miner linear cumulative damage rule, which assumes linear damage accumulation throughout the lifetime of the packaging, give the accumulated damage

$$D = \sum_{i=1}^{n} R_i = \sum_{i=1}^{n} \frac{N_i}{N_{fi}}$$
 (10)

where  $R_i$  represents the fractional amount of damage produced in  $N_i$  mechanical reversals at a stress level i, and  $N_{fi}$  represents the number of reversals to failure at that particular stress level. The bond wire completely lifts off when D=1. For nonuniform random cycling, as would be practically experienced, individual cycles must be counted for each combination of temperature range  $(\Delta T_j)$  and mean temperature  $(T_m)$ , accomplished by a rain flow counting process, as explained in [89].

A more detailed approach may be used to analyze the crack propagation in the wire bond itself. The Coffin–Manson law is used to predict crack initiation; once this occurs, the Paris law relates the crack propagation growth rate during cyclic loading to the amplitude of the stress intensity factor [76], [90]

$$\frac{da}{dN} = C\Delta K^m \tag{11}$$

where a is the crack length (in meter), N is the number of load cycles, C and m are material constants, and  $\Delta K$  is the range of the stress intensity factor [91]. A simple form for K is given by [90]

$$K = \sigma a^{1/2} \tag{12}$$

where  $\sigma$  is the applied stress (in megapascal) [76], [92]. Given a,  $\Delta K$  is determined as  $\sigma$  varies in a load cycle.

An example of using the Paris law to analyze bond wire liftoff is shown in Fig. 12. The remaining wire contact length L after cycles is equal to the original length  $L_0$  subtracting the crack length 2a. If L is not larger than the bottom limit value  $L_{\rm critical}$ , the bond wire fails, i.e., lifts off.

The microstructural response of Al wire bonds to thermal cycling is complex, and is not adequately described in simple



Fig. 12. Paris law flowchart for crack propagation [92]. (a) Bonding wire cracks. (b) Paris law for crack propagation.

thermomechanical models. At sufficiently high peak chip temperature  $(T_{j,\max})$ , approximately 170 °C, annealing is activated. This removes some of the damage accumulated; therefore, the earlier equations cannot accurately predict the actual damage. The damage accumulation and self-healing in cycling depends on the thermal range and  $T_{j,\max}$  [93].

2) Solder Fatigue Thermomechanical Models: As shown in (3), solder fatigue depends on the creep strain  $\Delta \varepsilon_c$  as well as the elastic and plastic strains  $\Delta \varepsilon_e$  and  $\Delta \varepsilon_p$ , which are related to the number of cycles to failure, as explained earlier. For elastic deformation, Basquin's equation gives [32]

$$\frac{\Delta \varepsilon_e}{2} = \frac{\sigma_a}{2E} = \frac{\sigma_f}{2E} \left( 2N_f \right)^b \tag{13}$$

where  $\Delta \varepsilon_e/2$  is the elastic deformation in one reversal (i.e., one half-cycle),  $N_f$  is the number of stress reversals,  $\sigma_a$  is the stress amplitude (in megapascal), as shown in Fig. 7,  $\sigma_f$  is the fatigue strength coefficient (typically the true fracture stress) (in megapascal), and b is the Basquin exponent (typically between -0.12 and -0.05). For plastic deformation, the Coffin–Manson law gives

$$\frac{\Delta \varepsilon_p}{2} = \varepsilon_{pf} \left( 2N_f \right)^c \tag{14}$$



Fig. 13. Stress-strain plot for a mission profile [98].

where  $\varepsilon_{pf}$  is the fatigue ductivity coefficient [approximately 0.65/2 for eutectic solder ( $^{63}$  Sn $^{37}$ Pb)] and c is the fatigue ductility exponent (for  $^{63}$ Sn $^{37}$ Pb,  $c=-0.442-6\times 10^{-4}T_m+1.74\ln(1+360/t_D)$ , where  $t_D$  is the half-cycle dwell time [32]). Finally, the creep rate can be expressed with an Arrhenius law, since it is a thermally activated mechanism

$$\frac{d\varepsilon_c}{dt} = A\sigma^{n_2(T)} \exp\left(-\frac{E_a}{RT_m}\right) \tag{15}$$

where A and n are material-related constants.

A simple method of calculating the creep strain is not to relate it to the duration of the cycle, but simply to examine the number of cycles to failure, as in [76]. It should be noted, however, that this is a quasi-static model, so its applicability is limited. Summing the elastic, plastic, and creep deformations gives as follows:

$$\frac{\Delta \varepsilon}{2} = \frac{\Delta \varepsilon_e}{2} + \frac{\Delta \varepsilon_p}{2} + \frac{\Delta \varepsilon_c}{2}$$

$$= \frac{\sigma_f}{2E} (2N_f)^b + \varepsilon_{pf} (2N_f)^c + \varepsilon_{cf} (2N_f)^d \quad (16)$$

where  $\varepsilon_{cf}$  is the fatigue ductility coefficient for creep deformation and d is the exponent. The main component of the strain is the creep strain and [94]

$$N_f = 0.159 \times (\Delta \varepsilon_c)^{-1.98} \,. \tag{17}$$

A more detailed model of solder creep and crack propagation uses the Paris law. A typical form is [76], [95], [96]

$$\frac{da}{dN} = C\Delta W^m \tag{18}$$

where  $\Delta W$  is the plastic strain energy density (in joule per cubic meter), determined from the area within a stable hysteresis loop. With this method, the total plastic deformation work associated with a mission profile is used to estimate the lifetime. An example of plotting hysteresis loops to calculate the total plastic strain energy accumulated is shown in Fig. 13. The solder attach is assumed to reach its end-of-life as a total amount of deformation work  $W_{\rm tot}$ , has been accumulated [77], [80], [97]. The main limitation is that, similar to Coffin–Manson approach, it fails to predict the decrease of the module lifetime when operated at high average temperatures [77].

A similar method is also used in [100], but simply relates the crack propagation rate da/dN to the accumulated plastic strain per cycle,  $\Delta \varepsilon_p$ 

$$\frac{da}{dN} = a \left( \Delta \varepsilon_p \right)^b. \tag{19}$$

Simulation of the solder layer can elucidate the dependence of  $\Delta \varepsilon_p$  on the mean and peak–peak temperatures in a thermal cycle  $T_m$  and  $\Delta T$ , for example, in [100], this is given by a response curve, so that  $\Delta \varepsilon_p = f(\Delta T, T_m)$ . This approach then assumes that the number of cycles to failure  $N_L$ , for a given solder attach length L is simply given by

$$L = N_L \frac{da}{dN} \tag{20}$$

i.e., the crack length accumulates linearly, and therefore, Miner's rule can be used to estimate the accumulated damage when subjected to a random thermal cycle, as for the bond wire liftoff in Section III-B1. However, the work in [95] suggests that this is not the case, since the crack length propagation rate depends on the hysteresis area, and hence, number of cycles; therefore, for more accurate estimations of the solder fatigue life the dependence of da/dN on N may have to be accounted for.

# C. Challenges in Reliability Modeling

The modeling approaches presented all provide an initial foundation for studying the thermomechanical packaging reliability. However, the crack initiation and propagation is complicated—nearly all models and equations require distributed parameters, such as stress, which is dependent on geometry, material, and load levels. Most studies, so far, have solved this problem by the aid of FEM, which requires lengthy simulation to calculate the thermomechanical behavior. One approach to avoid this is to use FEM of a particular packaging structure to build a look-up table of number of cycles to failure against temperature swing  $(\Delta T_j)$ , the mean temperature  $(T_m)$ , and in the case of creep-dependent solder fatigue, the time duration of each cycle  $(\Delta t_d)$ . Initial development of such an approach is given in [99], [100], and [124].

Although models for bond wire liftoff and solder cracking have been developed, they are only useful, where the exact packaging structure is known. Ultimately, a simple method of predicting the packaging lifetime is required. This should be obtainable from module parameters supplied by a device manufacturer and a characteristic thermal load cycle, calculated from both the application and modeling of the devices and converter. The nonlinearity present in packaging wear out, identified in [101], should also be considered. Little, if any, work has been carried out on developing such a complete packaging reliability model; this would integrate the bond wire liftoff and solder cracking models, and provide a complete description of the interaction between failure mechanisms.

# IV. CM POWER ELECTRONICS

Reliability modeling gives a tool of achieving a specified lifetime expectation as the converter design proceeds. This may reduce converter failure rate, but cannot prevent a catastrophic failure from happening. In order to guarantee converter reliability during operation, a CM scheme can be implemented and the aforementioned modeling work can also be applied to inform the development of such a scheme. This allows warning to be issued of device deterioration. In this sense, CM serves as an aid in scheduling maintenance to extend the lifetime of the converter system. Like for rotating electrical machines and transformers, this is to capture weak signatures hidden in large signals during normal operation. Another challenge of CM power electronics is that the high-power density of a semiconductor device means that it will be difficult to embed sensors inside the device; it is more favorable to capture signatures in external measurements that are already used for converter control and protection. Furthermore, the operating condition of a converter is likely to vary, accompanied by loss and temperature excursions. As explained earlier, most failure mechanisms have a thermal aspect, so the masking effect of normal load variation must be addressed.

To develop a CM scheme, the effects of semiconductor device degradation on its terminal characteristic and converter performance should be understood. In principle, CM can be implemented through the following three ways, though they may be combined, to capture and interpret the corresponding signatures.

- 1) Device parameters indicative of the degradation. For an IGBT, these include ON-state voltage or resistance  $V_{\rm CE,sat}$  or  $R_{\rm ON}$ , threshold gate voltage  $V_{\rm GE,th}$ , and internal thermal resistance  $R_{\rm th}$ . These parameters, which are difficult to measure in practice, may in turn cause changes in the operational characteristics at a device or converter system level. The latter may be more practical to capture for the purpose of CM.
- 2) Dedicated sensors embedded in the device can be used to directly monitor the occurrence and the level of physical degradation, for example, in situ mechanical stress monitoring using strain gauges and bonding wire lift off detection through localized electrical resistance measurement within a device or module.
- 3) Model-based CM is particularly attractive to converter systems working under variable load and ambient conditions, such as in electric vehicles and renewable energy systems. It is expected that the response of the converter system to the stimulus—applied externally or available internally during normal operation—is dependent on the device condition, and degradation can be detected by comparing the measured response to that predicted by a healthy model.

All of the possibilities have not been fully explored as CM of power electronics is still in the infant stage of development. This paper reviews the techniques experimented so far and comments on their characteristics and the need of further development. It has been attempted to capture the change of device ON-state voltage  $(V_{\rm ON})$  (measured through  $V_{\rm CE,sat}$  or  $R_{\rm ON}$ ) to detect bond wire liftoff. It has also been attempted to capture the change of device internal thermal resistance  $R_{\rm th}$  to indicate solder cracking; the temperature rise for a given set of power loss and ambient conditions can be used to extract  $R_{\rm th}$  indirectly. These are the techniques currently under intensive development, while dedicated sensor-based and dynamic model-based techniques are also being actively studied.



Fig. 14. On-state voltage monitoring [102].

# A. On-State Voltage-Based CM for Bond Wire Liftoff Detection

Research has shown that there are detectable changes in  $R_{\rm ON}$  or  $V_{\rm CE,sat}$  of a device, IGBT or diode, after long-time power cycling and this has been related to the bond wire liftoff mode of packaging degradation [65], [101]–[103], [114].

In [102], a unit was used in an intelligent power module (IPM) to periodically monitor the device's ON-state voltage and current, which are sampled simultaneously, as shown in Fig. 14. For a given current value, the measured ON-state voltage is compared against a value saved in a look-up table. The deviation is used as an indication of the integrity of the bond wires and the level of deterioration due to power cycling.

A quasi real-time IGBT failure prognostic system based on monitoring the  $V_{\mathrm{CE,sat}}$  variation at specific current and temperature was reported in [103], which was designed for application in an electric vehicle. An IGBT is considered to be seriously degraded if its measured  $V_{\rm CE,sat}$  has increases by 15% or more of its normal reference value. While the ON-state voltage can be measured using additional specially designed sensing circuits [107], it was noted as very difficult to guarantee the accuracy because of the relatively small value of the ON-state voltage and the dramatic change of the measured voltage before and after switching transient. Moreover, practical issues need to be taken into account, including electrical isolation, cost, and the physical dimension of the sensing circuit integrated with device or converter. The method is applied only at the cold startup of the electric vehicle with a known starting current, in order to avoid additional current measurement and the effect of variable operating point. This gives the reason of the "quasi real-time" nature of the method. Effect of the ambient temperature is taken into account through temperature measurement.

A monitoring method was proposed in [114] by detecting the change of the ON-state resistance  $R_{\rm ON}$  of a MOSFET in a digital-controlled forward converter switch-mode power supply (SMPS). Measurable operating parameters of the converter—the input and output voltages, switching duty ratio, and load current—were processed to derive  $R_{\rm ON}$ . Although this is not generally applicable because in some systems, the output voltage signal may not be available, it gives an example of indirect monitoring of the ON-state resistance. Further work could be carried out to develop an online identification method for the ON-state voltage or resistance without measuring the high-frequency PWM voltage waveform. For example, in a PWM inverter induction motor drive, the equivalent resistance of an inverter-leg viewed by the machine can be comparable to the



Fig. 15. Integrated power module monitoring unit [102].

stator resistance of the induction machine. The change of  $R_{\rm ON}$  will affect the electromagnetic transients in the system, which can, in turn, be measured to detect the original change of resistance; the decaying time constant of a transient component in the stator flux linkage is dictated by the total resistance present on the stator side. It is likely to be necessary to further include the effect of temperature variation in the inverter and machine.

#### B. Thermal Resistance and Temperature-Based CM

Solder fatigue causes variation of thermal resistance value  $R_{\rm th}$  of the device [104]. A thermal resistance-based technique is potentially suitable for monitoring solder fatigue inside the packaging of a power module. A criterion that has been used to define solder failures is a +20% increment of  $R_{\rm th}$  [15], [68].

However, the challenge is to obtain the internal temperature information and correlate this with the device power dissipation in the module. Additional sensors are embedded in the power module and mounted on heat sink to measure the temperature over an extended period of time in [102]. The data, together with the corresponding load current recorded, are then postprocessed to calculate the thermal resistance associated with different parts of the package, achieving CM when change of thermal resistance is detected.

The proposed monitoring unit for an IPM is shown in Fig. 15, where the junction temperature  $T_j$ , case temperature  $T_c$ , heat sink temperature  $T_s$ , and device current I are measured periodically. The device voltage drop is obtained through a look-up table using the measured current, facilitating power loss calculation. The thermal resistances  $R_{\rm thjc}$  (junction to case),  $R_{\rm thjs}$  (junction to heat sink), and  $R_{\rm thcs}$  (case to heat sink) are then calculated. The result data are stored to study the trend and determine the occurrence of solder interface degradation. In systems, where the switching frequency is high, a more accurate power loss calculation including device-switching losses will be necessary. Inclusion of scaling factor K allows calibration of the scheme in practical applications with instrumentation errors, e.g.,  $\pm 0.2\,^{\circ}\mathrm{C}$  for thermocouples.

As shown earlier, junction temperature  $T_j$  during operation is critical in monitoring the condition of a power device, but is most difficult to measure directly. Without using an integrated sensor in the device, techniques have been developed to measure the electrical quantities, which are sensitive to the junction temperature:

 The junction temperature can be determined when the current is reduced to a low value, say 100 mA, by measuring the corresponding voltage drop. A linear relationship between the voltage drop and junction temperature is observed for a particular IGBT [65]

$$T_i = 0.595 \times V_{\rm CE} + 0.523$$
 (21)

where  $T_j$  is the junction temperature (in degree centigrade) and  $V_{CE}$  is the IGBT voltage drop (in volts) at 100 mA.

- 2) As temperature rises, the gate threshold voltage  $V_{\rm GE,th}$  has been found to decrease at the rate of approximately 6–9 mV/K. This rule applies to both power MOSFETs and IGBTs at low and high temperatures [34], [105].
- 3) A technique is presented in [25] and [28], which uses  $dI_C/dt$  and the  $dV_{\rm GE}/dt$  measurements to define a transconductance  $g_m$  (in mho) as a thermosensitive parameter, for the measurement of the static and of the transient average junction temperature in IGBT devices

$$g_{m} = \frac{dI_{C}/dt}{dV_{GE}/dt}$$

$$= \frac{1}{1 - \alpha_{\text{p-n-p}}(T)} \left[ \mu(T)C_{\text{OX}} \frac{W}{L} \left( V_{\text{GE}} - V_{\text{threshold}}(T) \right) \right]$$

$$= f(T) \tag{22}$$

where  $\alpha_{\text{p-n-p}}(T)$  is the current gain of the p-n-p transistor structure within an IGBT, which is temperature dependent,  $\mu(T)$  is the electron (channel) mobility (in centimeter square per volt per second), dependent on temperature:  $\mu(T) = 1350 \times (T/300)^{-2.42}$  when  $T \geq 200$  K [106],  $C_{\text{OX}}$  is the oxide capacitance (in farad per centimeter square), and W and L are the channel width and length, respectively (in centimeter). Note that the transconductance would typically be given as a function of temperature T in the form of a look-up table.

The first two techniques are simple with proven accuracy in laboratory experiments, but they may not be easily implemented in practical converters. The third is more suitable for online application. However,  $dI_C/dt$  could be affected by the presence of temperature-compensated gate resistors, which are used in some cases to improve the current sharing between paralleled IGBTs. Measurements are usually affected by noise, so several readings must be averaged to reduce the experimental error to an acceptable level.

It has been indeed crucial to obtain junction temperature to derive the internal thermal resistance; the error needs to be limited within 1  $^{\circ}$ C because the maximum junction temperature rise due to solder fatigue targeted by CM would only be about 10  $^{\circ}$ C. Given the limitations of the aforementioned indirect techniques, there is obviously room for improvement and the necessity for new methods. However, the change of external characteristics, e.g., case or heat sink temperature, could be used to monitor



Fig. 16. CM technique based on switching time [108].

solder fatigue because the rise of junction temperature is to increase the total power dissipation, and hence, increase the overall temperature. The external temperature can be easily measured, but the difficulty lies in understanding the electrothermal interaction, and the masking effects of a variable operation and other mechanisms of degradation, such as bond wire liftoff.

One other method worthy of mention involves that of estimating the device temperature rise in real time using measurements of the inverter conditions, e.g., rms current, rms voltage, and base plate temperature [124]. Power losses are estimated in real time, and in conjunction with compact thermal models, used to estimate the junction temperature of devices in real time. Cycle counting methods, as in Section III-B1 [89] are then used to estimate the accumulated damage and provide a suitable signal indicating the health of the converter. However, this relies upon the device power loss and thermal models giving sufficiently accurate estimates of the chip temperatures.

# C. Switch-Time-Based CM for the Power Device and its Gate Driver

Switch-time degradation is a known problem of IPMs, which if detected can signify several failure mechanisms [108].

- 1) Partial failure of a multichip device can result in longer switching times for a given current, due to the increases in current density, and consequently, stored charge.
- 2) Higher  $T_j$  can also cause prolonged switching, resulting from factors related to degradation, such as increased leakage current, elevated  $V_{\rm CE,sat}$  due to bond wire liftoff, and higher  $R_{\rm th}$  due to solder fatigue or loss of cooling.
- 3) Gate driver circuit degradation can extend the switching time, since it may be affected by more than one power supply incorporating capacitors and electronic components, which may degrade with time.

A monitoring technique, shown in Fig. 16, uses the switch time [108]. During normal operation of a converter, thousands of switching events can be measured every second. The regression of these measurements can produce a very high-resolution, time-averaged, and noise immune signature for each power device and gate driver pair.

The technique was initially applied in a GTO converter, where the GTO has long switch times, around 10  $\mu$ s. In an IGBT or MOSFET converter, the direct measurement of switching time, often in the range of 10–500 ns, is not practical. However, an indirect technique of switch-time measurement could



Fig. 17. Fault detection based on gate voltage monitoring [111].

broaden the application. For example, it is known that the device switching characteristics will largely dictate the level of high-frequency electromagnetic interference emissions in a converter system [109], [110]. Techniques may be developed to provide adequate sensitivity to enable CM. A change in the *dvldt* by 100% during the switching transient will cause a variation of some high-frequency signals in the system by 6 dB, which can be practically detected, taking background noise into account.

#### D. Gate-Signal-Based CM for Gate Degradation

A method to detect a short-circuit fault in an IGBT was recently proposed in [111] and was based on the gate voltage waveform during turn ON. It is assumed that the degradation of device modifies the gate charge distribution. Experimental results reproduced in Fig. 17 indicate the significant variation of the gate signal profile in the presence of IGBT short-circuit fault. It is not clear yet how to detect the difference between the gate signals in a fault free and a faulty device, but the two traces are distinctively different in terms of the level and duration of the Miller gate plateau. It was considered possible to set thresholds to discriminate natural aging from a short-circuit fault, implying that the method may also be developed for CM purposes. However, the aging effects need to be further understood.

A limitation of this technique is that the gate voltage signal is required by additional measurement, which must provide high-sampling resolution in order to capture the Miller Plateau. For CM, where immediate shutdown of the converter is not necessary, it is envisaged possible and more suitable to convert the gate voltage waveform using analog electronics, such as an integrator into a charge signal that changes with the operating point and the device degradation condition. Although each switching event is brief and contribute only a little to the result, a number of consecutive switching events accumulate resulting in a noticeable signature.

# E. Sensor-Based CM for Bond Wire Liftoff

Semikron presented a sensor-based approach in 2003 to detect bond wire liftoff in an operating IPM [65]. As shown in Fig. 18,





Fig. 18. Emitter bond wire liftoff detection for IGBTs in parallel [65]. (a) Modified IGBT module. (b) Equivalent circuits without (left) and with (right) emitter bond liftoff.



Fig. 19. Sensor-based CM technology [112].

the emitter bonding arrangement is tailored to allow the insertion of a subcircuit for instrumentation. The resistance between S and E is monitored and an increase signifies the occurrence of a bond wire liftoff.

A technique for early detection of bond wire liftoff in an IPM is shown in Fig. 19, which employs a resistor  $R_{\rm EH}$  connected in parallel to the emitter bond wires to sense any increased voltage drop across the primary bond wires [112]. The physical spacing between E and H is typically 0.1 mm. A constant current  $I_0$ ,

e.g., 100 mA is applied to the resistor  $R_{\rm EH}$ . The voltage drop across  $R_{\rm EH}$  is a function of the bond degradation. If the voltage drop exceeds a value  $U_0$ , a warning will be flagged.

Sensor-based CM technology for power electronics is reliable and accurate. However, there is no doubt that the modification of the assembly and of the direct-bonded copper substrate (DBC) layout, the additional sensors and monitoring circuits will increase the complexity and the cost of the power device chip or module. In practice, its applicability needs to be carefully evaluated by taking many factors into account, such as physical dimension, power dissipation, cost, and system reliability.

# F. System-Identification-Based CM

In theory, degradation of a power device will affect the system response. Therefore, it is possible to monitor device condition based on system identification techniques [113], [114].

A technique was outlined in [113] for detecting the failure of precursors in the optical isolators in SMPS. The isolator is a two-port device that provides feedback for voltage regulation with gain governed by its transfer characteristics. The current transfer ratio (CTR)—the quotient of the output voltage and the input current—is used to monitor the degradation of the optical isolator. When the CTR falls below a critical threshold value, the circuit ceases to regulate and the output voltage begins to drift upward.

Before the failure point, the health of the optical isolator can be monitored from the observation of the crossover frequency, which will decrease as CTR is reduced, as shown in Fig. 20. This technique is confirmed with oscilloscope traces showing output voltage transients with a load current spike of 5 A [113].

It has recently been shown that CM is indeed possible in switching power converters with the aid of system identification [114]. In this example, the health condition of the capacitors was monitored. The monitoring system was experimentally validated on a 90 W, 50–15 V forward converter with field-programmable gate array (FPGA) control, in which the output filter capacitance was adjusted to vary the stability margin, indicating the degradation or failure of the capacitors. The shift of the frequency response can be used to monitor the degradation of converter stability margins, which may lead to a system level failure. Apart from the degradation of the output filter capacitor, other parametric variations that can result in potential system instability can be used to provide an early warning to local or system level controllers.

System-identification-based CM can be implemented without additional sensing points and with minimal additional digital hardware. However, the following are critical to the success of this technique.

- 1) Correlation between some specific failure modes and the system characteristic changes must be demonstrated.
- 2) Advanced signal processing algorithms are usually required, increasing the demand on computing hardware.
- 3) High-frequency noise attenuation is necessary.

Finally, neural networks have been proposed as a means of CM. In [125], such a neural network was applied to a diode rectifier. The rectifier was simulated, with changes made to



Fig. 20. CTR CM for optoisolator [113]. (a) Shift in crossover frequency due to a decreased CTR. (b) Voltage response to current impulse with two different CTRs.

capacitor ESR, diode knee (turn-ON) voltage, diode resistance and diode reverse recovery time, and the response of the neural network observed. It could clearly detect all the component changes, with the exception of a low sensitivity to the diode resistance. The method does, however, require suitable training data. This paper appears to be at an early stage, but could be a promising method of CM.

# V. DISCUSSION ON RELIABILITY AND CM

Power electronics reliability is clearly an area with much active research. Semiconductor devices are, as shown in Fig. 3, significant triggers of system failures. A fault often results from the combined effects of interrelated failure mechanisms. With the evolution of semiconductor technology, the relative importance of failure mechanisms may also change. For example, lead-free technology has given rise to new issues that were not important in the past [115], [116]. The exploration of failure mechanisms is a long-term task that will inform the development of CM techniques.

# A. Device Reliability

Device reliability is a main concern in power electronic converters. Those in traction applications suffer some of the greatest thermal stresses, and also require high reliability. This is borne out by the number of projects, discussed in Section II-B. The fact that IGBT modules are now used throughout the rail and automotive traction industries shows that these projects have been successful in addressing much of the original concern.

The chip-related failure mechanisms are largely irrelevant to CM. They generally involve random failures or external triggers—including overload conditions—and cannot be predicted, although CM techniques may be used to "trap" the failure events as they occur if its response is fast enough. The packaging-related failure mechanisms are, however, critically important for power devices. Although modern device packages may now be considered reliable, the modeling of packaging reliability is still an embryonic area of research. The individual failure mechanisms of bond wire liftoff and solder fatigue have thermomechanical models developed for them, as discussed in Section III, but these require further work in the following areas.

- Nonlinearity: The interaction of wear-out mechanisms and the nonlinearity of damage accumulation are still not modeled by any of the existing packaging models. The results presented in [101] are a clear example of what needs to be modeled.
- 2) Simple packaging models: The models developed to date require a large quantity of information, such as the variation of the number of cycles to failure with temperature swing and peak—peak temperature for the packaging being modeled, the solder characteristics, the packaging dimensions, etc. Engineers designing power electronic converters will not want—nor need—to know such information, and the goal is for manufacturers to offer a few parameters from which a reliability model can realistically be built. This would allow engineers to predict the reliability at the design stage given the thermal behavior of the converter during use.
- 3) Combined thermal models: Obtaining the thermal behavior of the converter during use is another hurdle. Converter models of the type outlined in [85] and [117]—albeit with a range of accuracy—would be ideal to simulate such device temperatures. Integration of electrothermal converter models with the reliability models would create a package for converter designers to examine, where the tradeoffs in converter design could be improved.

# B. CM Techniques

Apart from power device modeling techniques, the development of practical CM techniques is also necessary. Table I lists the advantages and disadvantages of the CM techniques discussed in Section IV. They can be roughly classified into internal sensor based and model based: the former ones may imply hardware requirement and the latter ones may have enormous calculation burden [118].

The limitations of existing techniques are significant and have largely prevented the wide application of CM for power

| 36.1.1                                | 4.1                                         |
|---------------------------------------|---------------------------------------------|
| Methods                               | Advantages & Disadvantages                  |
| V <sub>CE,sat</sub> , R <sub>on</sub> | pros: highly related to degradations        |
|                                       | cons: difficult to measure small variations |
| R <sub>th</sub>                       | pros: solder degradation detectable         |
|                                       | cons: difficult to measure $T_j$            |
| Gate signal                           | pros: electrical fault detectable           |
|                                       | cons: high real-time requirement            |
| Switch-time                           | pros: gate drive failure detectable         |
|                                       | cons: short switch time measurement needed  |
| Sensor-based                          | pros: reliable and accurate                 |
|                                       | cons: DBC layout modification               |
| System identification                 | pros: no additional hardware modification   |
|                                       | cons: difficult correlation & complicated   |
|                                       | algorithm                                   |

TABLE I COMPARISON OF DIFFERENT CM TECHNIQUES

electronics reliability. Considerable further research is needed to improve the techniques, particularly to increase their sensitivity and to reduce their cost. Because of the very tight space available in a module, the fast-switching transient and the relatively insignificant change of device characteristics due to degradation, the research has to address a series of challenges regarding sensor techniques and signal processing.

Measurement of electrical variables, such as  $V_{\text{CE,sat}}$  and  $R_{\text{ON}}$ , can be carried out externally, but the sensitivity needs to be very high because they are extremely small as compared to the OFF-state voltage and resistance. In practical conditions, the period during which such quantities and other electrical variables, such as gating signal and switch time, is very short. Special circuits are required to carry out the measurement. As reviewed earlier, efforts have been traditionally orientated in this direction. It is perhaps also worthy trying to capture the collective effect of such variations over a significant period of time, for example, the effect on converter efficiency and level of harmonics or electromagnetic (EM) emissions. Such ideas have been known and attractive to some researchers, but little research has been performed to prove or disprove them. However, effort on the measurement of thermal variables has mainly targeted the challenge of capturing  $T_i$  and internal temperature distribution in the module. While this is important because most devices are eventually damaged by excessive junction temperature, the root cause of a failure may not be effectively detected at an early stage and internal measurement is likely to be costly.

CM techniques without using internal sensors are indeed highly desirable. However, derivation of internal information from external measurements requires understanding of the relationship between the device condition and measurable system performance. The variable operating condition of a converter system makes it difficult to achieve CM using system identification. The electrical and thermal time constants in the system extend from microseconds to many minutes, adding to the difficulty of a model-based approach. Furthermore, the measurement environment for CM is usually noisy, requiring careful arrangement of external instrumentation and a large amount data acquisition for the purpose of error reduction. Very little research has been carried out in this respect. This approach would be particularly suitable for capturing the long-term effect

of device degradation instead of information contained in an individual switching state. The efficiency effect and harmonic or EM emission signatures are apparently ideal for such an approach, but the changes in load or environmental conditions must be adequately represented in the model. The review of power device aging to failures and progress in device reliability modeling indicate that such an approach would be possible.

To improve sensitivity and credibility of CM, a common practice is to combine different techniques and adapt to the response of the CM system in the early period of its operation. Knowledge of the relationship between the parameters required by different methods and the various device failure mechanisms is important to eventually guarantee the effectiveness of such a combined approach.

#### C. Complete Condition and Reliability Monitoring

The developments in reliability modeling and CM techniques are so far currently not integrated. The reliability models are not directly applied to inform CM, since they address the prediction of reliability at the design stage, not in actual converter use. The CM techniques are reactive, in that they simply measure the condition of the packaging, and do not indicate the health—they simply flag whether a variable has exceeded a predetermined threshold. What is required here is a combined approach, i.e., predictive CM employing both CM and measurement techniques with reliability prediction.

The reason this is required is due to the nature of missioncritical systems. If a CM system identifies that a measurement variable exceeds its threshold, there is no indication of how imminent the actual failure may be. In some systems, the converter could run at reduced power or—in a multiple-converter system, such as distributed rail traction—switch OFF to give a "limp home" function. However, in other applications, running at anything below full power is not allowed until the next maintenance period. What is required, therefore, is a system for estimating whether the converter (i.e., device packaging) will survive until the next maintenance period, and this requires an integrated reliability model. This model would need to be of the same accuracy as those for design, but with the added proviso that it effectively observes the damage accumulation indirectly detected by the CM system. This would give a powerful method for guaranteeing the operational reliability of critical converterbased systems.

# VI. CONCLUSION

CM is becoming increasingly important for power electronics, and has attracted much interest. As reviewed in this paper, efforts have been made in the following relevant areas: power device failure mechanisms, reliability modeling, and CM. Some key points are summarized as follows.

- Power semiconductor devices are critical components to examine when considering power electronic converter reliability.
- 2) Thermomechanical fatigue is the dominant wear-out mechanism in modern IGBT-based power converters.

- 3) Electrothermal converter and packaging reliability modeling approaches are being developed, giving a solid foundation for design; however, they require significant further work to be used directly by converter design engineers.
- 4) CM techniques have been developed in earlier work, using a variety of techniques. However, further efforts should be made to improve their performance. First, the understanding of the failure mechanisms and effects should be enhanced. This work should be extended from the level of power electronics device itself to the system level. With the knowledge of system terminal characteristics degradation, CM without using sensors which have to be embedded in the module might be a realistic and promising approach in the future if it could provide adequate performance regarding sensitivity and self-adaptability.

Ultimately, a combined approach to reliability and CM will be beneficial. This combines CM and measurement techniques with reliability modeling to give reliability prediction and prognosis for systems in service. The potential application of such a system could deliver a step change in guaranteeing the reliability of mission-critical systems.

#### REFERENCES

- [1] Y. Han and Y. H. Song, "Condition monitoring techniques for electrical equipment-a literature survey," *IEEE Trans. Power Del.*, vol. 18, no. 1, pp. 4–13, Jan. 2003.
- [2] J. C. Steed, "Condition monitoring applied to power transformers an REC experience," in *Proc. IEE Colloquium Cond. Monit. Large Mach. Power Transformers*, 1997, pp. 41–47.
- [3] T. Brotherton, G. Jahns, J. Jacobs, and D. Wroblewski, "Prognosis of faults in gas turbine engines," in *Proc. IEEE Aerosp. Conf.*, 2000, pp. 163–171.
- [4] M. Held, P. Jacob, G. Nicoletti, P. Scacco, and M. H. Poech, "Fast power cycling test of IGBT modules in traction application," in *Proc. Int. Conf. Power Electron. Drive Syst.*, 1997, pp. 425–430.
- [5] M. Mermet-Guyennet, "Reliability requirement for traction power converters," presented at the ECPE Workshop 'Built-in Rel. Power Electron. Syst.', Toulouse, France, Jun. 2008.
- [6] L. Halbo and P. Ohlckers, Electronic Components, Packaging and Production. Norway: Univ. Oslo, 1995.
- [7] E. Wolfgang, "Examples for failures in power electronics systems," presented at ECPE Tutorial 'Rel. Power Electron. Syst.', Nuremberg, Germany, Apr. 2007.
- [8] F. W. Fuchs, "Some diagnosis methods for voltage source inverters in variable speed drives with induction machines—A survey," in *Proc. IEEE Ind. Electron. Soc. Annu. Conf.*, 2003, pp. 1378–1385.
- [9] A. M. Imam, "Condition monitoring of electrolytic capacitors for power electronics applications," Ph.D dissertation, Georgia Inst. Technol., Atlanta, GA, May 2007.
- [10] S. Yang, A. T. Bryant, P. A. Mawby, D. Xiang, L. Ran, and P. Tavner, "An industry-based survey of relibility in power electronic converters," presented at the ECCE Conf. Rec., San Jose, CA, Sep. 2009.
- [11] P. Jacob, M. Held, P. Scacco, and W. Wu, "Reliability testing and analysis of IGBT power semiconductor modules," in *Proc. IEE Colloquium IGBT Propulsion Drives*, 1995, pp. 319–325.
- [12] W. Wu, M. Held, P. Jacob, P. Scacco, and A. Birolini, "Investigation on the long term reliability of power IGBT modules," in *Proc. Int. Symp. Power Semicond. Devices IC's*, 1995, pp. 443–448.
- [13] W. Wu, L. Wu, H. Zhang, L. Dong, P. Jacob, and M. Held, "A study of EOS failures in power IGBT modules," in *Proc. 5th Int. Conf. Solid-State Integr. Circuit Technol.*, 1998, pp. 152–155.
- [14] R. Amro, J. Lutz, and A. Lindemann, "Power cycling with high temperature swing of discrete components based on different technologies," in *Proc. IEEE Power Electron. Spec. Conf.*, 2004, pp. 2593–2598.
- [15] G. Coquery and R. Lallemand, "Failure criteria for long term accelerated power cycling test linked to electrical turn off SOA on IGBT module. A 4000 hours test on A-3300 V module with AlSiC base plate," *Microelectron. Rel.*, vol. 40, no. 8–10, pp. 1200–1670, 2000.

- [16] M. Mermet-Guyennet, X. Perpiñá, and M. Piton, "Revisiting power cycling test for better life-time prediction in traction," *Microelectron. Rel.*, vol. 47, no. 9–11, pp. 1690–1695, 2007.
- [17] RAPSDRA: Failure mechanisms in IGBT modules for traction applications, 1998.
- [18] H. Berg and E. Wolfgang, "Advanced IGBT modules for railway traction applications: Reliability testing," *Microelectron. Rel.*, vol. 38, no. 6, pp. 1319–1323, 1998.
- [19] E. Wolfgang, F. J. Niedernostheide, D. Reznik, and H. J. Schulze, "Advances in power electronic devices," presented at the Int. Conf. Electr. Mach. Drives, Seattle, WA, 1999.
- [20] C. Petrarca, B. Cascone, L. Fratelli, and M. Vitelli, "Partial discharge diagnostics on 3.3 kV, 1.2 kA IGBT modules," in *Proc. 11th Int. Symp. High Voltage Eng.*, 1999, pp. 324–327.
- [21] J. M. Thébaud, E. Woirgard, C. Zardini, and K. H. Sommer, "Extensive fatigue investigation of solder joints in IGBT high power modules," in *Proc. Electron. Compon. Technol. Conf.*, 2000, pp. 1436–1442.
- [22] M. Ciappa and W. Fichtner, "Lifetime prediction of IGBT modules for traction applications," in *Proc. IEEE Int. Rel. Phys. Symp.*, 2000, pp. 210– 216.
- [23] P. Cova, M. Ciappa, G. Franceschini, P. Malberti, and F. Fantini, "Thermal characterization of IGBT power modules," *Microelectron. Rel.*, vol. 37, no. 10–11, pp. 1731–1734, 1997.
- [24] B. Farokhzad, P. Türkes, E. Wolfgang, and K. Goser, "Reliability indicators for lift-off of bond wires in IGBT power-modules," *Microelectron. Rel.*, vol. 36, no. 11–12, pp. 1863–1866, 1996.
- [25] D. Barlini, M. Ciappa, M. Mermet-Guyennet, and W. Fichtner, "Measurement of the transient junction temperature in MOSFET devices under operating conditions," *Microelectron. Rel.*, vol. 47, no. 9–11, pp. 1707–1712, 2007.
- [26] X. Perpiñá, J. F. Serviere, J. Saiz, D. Barlini, M. Mermet-Guyennet, and J. Millan, "Temperature measurement on series resistance and devices in power packs based on on-state voltage drop monitoring at high current," *Microelectron. Rel.*, vol. 46, no. 9–11, pp. 1834–1839, 2006.
- [27] M. Ciappa, "Reliability of high-power IGBT modules for traction applications," in *Proc. IEEE Int. Rel. Phys. Symp.*, 2007, pp. 480–485.
- [28] D. Barlini, M. Ciappa, A. Castellazzi, M. Mermet-Guyennet, and W. Fichtner, "New technique for the measurement of the static and of the transient junction temperature in IGBT devices under operating conditions," *Microelectron. Rel.*, vol. 46, no. 9–11, pp. 1772–1777, 2006.
- [29] N. Patil, D. Das, K. Goebel, and M. Pecht, "Failure precursors for insulated gate bipolar transistors (IGBTs)," in *Proc. ISPS Conf. Rec.*, Prague, Czechoslovakia, Aug. 2008, pp. 107–112.
- [30] C. Y. Yin, H. Lu, M. Musallam, C. Bailey, and C. M. Johnson, "A physics-of-failure based prognostic method for power modules," in *Proc. EPTC Conf. Rec.*, Singapore, Dec. 2008, pp. 1190–1195.
- [31] E. Amerasekera and F. Najm, Failure Mechanisms in Semiconductor Devices, 2nd ed. New York: Wiley, 1997.
- [32] M. Ohring, Reliability and Failure of Electronic Materials and Devices. San Diego, CA: Academic, 1998.
- [33] S. M. Sze, *Physics of Semiconductor Devices*. New York: Wiley, 1981.
- [34] D. A. Grant and J. Gowar, Power MOSFET-Theory and Applications. New York: Wiley, 1989.
- [35] C. Duvvury, J. Rodriguez, C. Jones, and M. Smayling, "Device integration for ESD robustness of high voltage power MOSFETs," in *Proc. Int. Electron Devices Meeting*, 1994, pp. 407–411.
- [36] N. Mohan, T. Undeland, and W. Robbins, Power Electronics: Converters, Applications, and Design. New York: Wiley, 1995.
- [37] M. Trivedi and K. Shenai, "Failure mechanisms of IGBTs under short-circuit and clamped inductive switching stress," *IEEE Trans. Power Electron.*, vol. 14, no. 1, pp. 108–116, Jan. 1999.
- [38] B. Baliga, "Insulated gate bipolar transistor with reduced susceptibility to parasitic latch-up," U.S. Patent 5396087, 1995.
- [39] K. Kameda, "Motor driving device having MOSFET, MOSFET, and motor having MOSFET," U.S. Patent 7352144, 2008.
- [40] J. Bernstein, M. Gurfinkel, X. Li, J. Walters, Y. Shapira, and M. Talmor, "Electronic circuit reliability modelling," *Microelectron. Rel.*, vol. 46, no. 12, pp. 1957–1979, 2006.
- [41] A. Maouad, A. Hoffmann, A. Khoury, and J. Charles, "Characterization of high-density current stressed IGBTs and simulation with an adapted SPICE sub-circuit," *Microelectron. Rel.*, vol. 40, no. 6, pp. 973–979, 2000.
- [42] N. Patil, D. Das, K. Goebel, and M. Pecht, "Identification of failure precursor parameters for insulated gate bipolar transistors (IGBTs)," in *Proc. Prognostics Health Manage.*, 2008, pp. 1–5.

- [43] D. Oberg, J. Wert, E. Normand, P. Majewski, and S. Wender, "First observations of power MOSFET burnout with high energy neutrons," *IEEE Trans. Nuclear Sci.*, vol. 43, no. 6, pp. 2913–2920, Dec. 1996.
- [44] E. Stassinopoulos, G. Brucker, P. Calvel, C. Barillot, R. Gaillard, J. Gasiot, N. Center, and M. Greenbelt, "Dependence of power MOSFET static burnout on charge distribution in the active region of IRF150," in Proc. Radiat. Effects Compon. Syst., 1993, pp. 458–461.
- [45] A. Haran, J. Barak, D. David, N. Refaeli, B. Fischer, K. Voss, G. Du, and M. Heiss, "Mapping of single event burnout in power MOSFETs," IEEE Trans. Nuclear Sci., vol. 54, no. 6, pp. 2488–2494, Dec. 2007
- [46] M. Rahimo, D. Chamund, and N. Shammas, "Analysis of the IGBT/freewheeling diode switching behaviour during turn-on in hard switching applications," in *Proc. Power Electron. Variable Speed Drives*, 1998, pp. 381–386.
- [47] J. Luo, Y. Liang, and B. Cho, "Design of IGBT gate drive circuit with SOA consideration," in *Proc. Int. Conf. Power Electron. Drives Energy* Syst. Ind. Growth, 1998, pp. 307–311.
- [48] K. Mochizuki, E. Suekawa, S. Iura, and K. Satoh, "Development of 6.5 kV class IGBT with wide safety operation area," in *Proc. Power Convers. Conf.*, 2002, pp. 248–252.
- [49] H. Hagino, J. Yamashita, A. Uenishi, and H. Haruguchi, "An experimental and numerical study on the forward biased SOA of IGBT's," *IEEE Trans. Electron Devices*, vol. 43, no. 3, pp. 490–500, Mar. 1996.
- [50] A. Benmansour, S. Azzopardi, J. Martin, and E. Woirgard, "Trench IGBT failure mechanisms evolution with temperature and gate resistance under various short-circuit conditions," *Microelectron. Rel.*, vol. 47, pp. 1730– 1734, 2007.
- [51] H. Ye, M. Lin, and C. Basaran, "Failure modes and FEM analysis of power electronic packaging," *Finite Elements Anal. Design*, vol. 38, pp. 601–612, 2002.
- [52] Y. Uchida, Y. Seki, Y. Takahashi, and M. Ichijoh, "Development of high power press-pack IGBT and its applications," presented at the Int. Conf. Microelectron., Nis, Serbia, 2000.
- [53] I. Omura, T. Domon, E. Miyake, Y. Sakiyama, and M. T Ogura, "Electrical and mechanical package design for 4.5kV ultra high power IEGT with 6 kA turn-off capability," in *Proc. Int. Symp. Power Semicond. Devices IC's*, 2003, pp. 248–252.
- [54] A. Golland and F. Wakeman, "Application of press-pack IGBTs in traction applications," in *Proc. Appl. Power Electron. Conf. Expo.*, 2005.
- [55] J. Janning and J.-C. Mercier, "Medium voltage three-level inverter for high speed applications," in *Proc. Eur. Conf. Power Electron. Appl.*, 2007
- [56] G. Bellamy and E. Lewis, "The development of advanced linear induction motor systems," in *Proc. IEE Power Electron., Mach. Drives*, 2004, pp. 873–878.
- [57] R. Jakob, C. Keller, G. Mohlenkamp, and B. Gollentz, "3-Level high power converter with press pack IGBT," in *Proc. Eur. Conf. Power Electron. Appl.*, 2007.
- [58] S. Gunturi, D. Schneider, and C. Res, "On the operation of a press pack IGBT module under short circuit conditions," *IEEE Trans. Adv. Packag.*, vol. 29, no. 3, pp. 433–440, Aug. 2006.
- [59] S. Kaufmann and F. Zwick, "10 kV IGBT press pack modules with series connected chips," in *Proc. Int. Symp. Power Semicond. Devices IC's*, 2002.
- [60] S. Eicher, M. Rahimo, E. Tsyplakov, D. Schneider, A. Kopta, U. Schlapbach, and E. Carrol, "4.5 kV press pack IGBT designed for ruggedness and reliability," in *Proc. IEEE IAS Annu. Meeting*, 2004, pp. 1534–1539.
- [61] A. Welleman and W. Fleischmann, "Solid state switches in bipolar (thyristor) and BIMOS (IGBT) technology for repetitive pulse applications," in *Proc. IEEE Pulsed Power Conf.*, 2003, pp. 353–356.
- [62] T. L. Skvarenina, The Power Electronics Handbook. Boca Raton, FL: CRC Press, 2002, pp. 1–101.
- [63] J. Onuki, M. Koizumi, and M. Suwa, "Reliability of thick Al wire bonds in IGBT modules for traction motor drives," *IEEE Trans. Adv. Packag.*, vol. 23, no. 1, pp. 108–112, Feb. 2000.
- [64] M. Ciappa, "Selected failure mechanisms of modern power modules," *Microelectron. Rel.*, vol. 42, no. 4–5, pp. 653–667, 2002.
- [65] J. Lehmann, M. Netzel, R. Herzer, and S. Pawel, "Method for electrical detection of bond wire lift-off for power semiconductor," in *Proc. Int.* Symp. Power Semicond. Devices IC's, 2003, pp. 333–336.
- [66] P. Cova and F. Fantini, "On the effect of power cycling stress on IGBT modules," *Microelectron. Rel.*, vol. 38, pp. 1347–1352, 1998.

- [67] M. Glavanovics, T. Detzel, and K. Weber, "Impact of thermal overload operation on wirebond and metallization reliability in smart power devices," in *Proc. Solid-State Device Res. Conf.*, 2004, pp. 273–276.
- [68] L. Fratelli, G. Giannini, B. Cascone, and G. Busatto, "Reliability test of power IGBT's for railway traction," in *Proc. Eur. Conf. Power Electron.* Appl., 1999.
- [69] K. Xing, F. Lee, and D. Boroyevich, "Extraction of parasitics within wire-bond IGBT modules," in *Proc. Appl. Power Electron. Conf. Expo.*, 1998, pp. 497–503.
- [70] P. Ratchev, B. Vandevelde, I. De Wolf, I. Center, and B. Leuven, "Reliability and failure analysis of Sn-Ag-Cu solder interconnections for PSGA packages on Ni/Au surface finish," *IEEE Trans. Device Mater. Rel.*, vol. 4, no. 1, pp. 5–10, Mar. 2004.
- [71] J. Lau, Solder Joint Reliability: Theory and Applications, 1st ed. Norwell, MA: Kluwer, 1991.
- [72] W. Koziarz and D. Gilmour, "Anomalous thermal conductivity in regions of non-uniform die attachintegrity," in *Proc. IEEE Int. Rel. Phys. Symp.*, 1995, pp. 107–111.
- [73] D. Katsis and J. van Wyk, "Void-induced thermal impedance in power semiconductor modules: Some transient temperature effects," *IEEE Trans. Ind. Appl.*, vol. 39, no. 5, pp. 1239–1246, Sep./Oct. 2003.
- [74] Katsis and van Wyk, "A thermal, mechanical, and electrical study of voiding in the solder die-attach of power MOSFETs," *IEEE Trans. Compon. Packag. Technol.*, vol. 29, no. 1, pp. 127–136, Mar. 2006.
- [75] G. Lefranc, T. Licht, H. Schultz, R. Beinert, and G. Mitic, "Reliability testing of high-power multi-chip IGBT modules," *Microelectron. Rel.*, vol. 40, no. 8–10, pp. 1659–1663, 2000.
- [76] R. Sundararajan, P. McCluskey, and S. Azarm, "Semi-analytic model for thermal fatigue failure for die attach in power electronic building blocks," in *Proc. 4th High Temperature Electron. Conf.*, 1998, pp. 94–102.
- [77] M. Ciappa, "Lifetime prediction on the base of mission profiles," Microelectron. Rel., vol. 45, no. 9–11, pp. 1293–1298, 2005.
- [78] O. Fruchier, P. Notingher, S. Agnel, A. Toureille, F. Forest, S. Cunningham, B. Rousset, and J. L. Sanchez, "Applications of the thermal step method to the characterization of electric charge in MOS components," in *Proc. IEEE IAS Annu. Meeting*, 2007, pp. 444–451.
- [79] T. Kojima, Y. Yamada, M. Ciappa, M. Chiavarini, and W. Fichtner, "A novel electro-thermal simulation approach of power IGBT modules for automotive traction applications," in *Proc. Int. Symp. Power Semicond. Devices IC's*, 2004, pp. 289–292.
- [80] C. Yun, P. Malberti, M. Ciappa, and Fichtner, "Thermal component model for electrothermal analysis of IGBT module systems," *IEEE Trans. Adv. Packag.*, vol. 24, no. 3, pp. 401–406, Aug. 2001.
- [81] Y. C. Gerstenmaier, W. Kiffe, and G. Wachutka, "Combination of thermal subsystems modeled by rapid circuit transformation," in *Proc. Int. Workshop Therm. Invest. ICs Syst.*, Budapest, Hungary, 2007, pp. 115–120.
- [82] B. Du, J. L. Hudgins, E. Santi, A. T. Bryant, P. R. Palmer, and H. A. Mantooth, "Transient thermal analysis of power devices based on fourier-series thermal model," in *Proc. IEEE Power Electron. Spec. Conf.*, Rhodes, Greece, 2008, pp. 3129–3135.
- [83] I. R. Swan, A. T. Bryant, N-A. Parker-Allotey, and P. A. Mawby, "3-D thermal simulation of power module packaging," presented at the ECCE Conf. Rec., San Jose, CA, 2009.
- [84] A. T. Bryant, G. J. Roberts, A. Walker, P. A. Mawby, T. Ueta, T. Nisijima, and K. Hamada, "Fast inverter loss and temperature simulation and silicon carbide device evaluation for hybrid electric vehicle drives," *IEEJ Trans. D: Ind. Appl.*, vol. 128, no. 4, pp. 441–449, 2008.
- [85] M. Ciappa, W. Fichtner, T. Kojima, Y. Yamada, and Y. Nishibe, "Extraction of accurate thermal compact models for fast electro-thermal simulation of IGBT modules in hybrid electric vehicles," *Microelectron. Rel.*, vol. 45, no. 9–11, pp. 1694–1699, 2005.
- [86] P. Igic, P. Mawby, M. Towers, and Batcup, "Thermal model of power semiconductor devices for electro-thermal circuit simulations," in *Proc. Int. Conf. Microelectron.*, Nis, Yugoslavia, 2002, pp. 171–174.
- [87] A. T. Bryant, P. R. Palmer, E. Santi, and J. L. Hudgins, "Simulation and optimisation of diode and IGBT interaction in a chopper cell using MATLAB and Simulink," *IEEE Trans. Ind. Appl.*, vol. 43, no. 4, pp. 902– 910, Jul. 2007.
- [88] P. R. Palmer, J. C. Joyce, P. Y. Eng, J. Hudgins, E. Santi, and R. Dougal, "Circuit simulator models for the diode and IGBT with full temperature dependent features," *IEEE Trans. Power Electron.*, vol. 18, no. 5, pp. 1220–1229, Sep. 2003.
- [89] M. Ciappa, F. Carbognani, P. Cova, and W. Fichtner, "A novel thermomechanics-based lifetime prediction model for cycle fatigue

- failure mechanisms in power semiconductors," *Microelectron. Rel.*, vol. 42, no. 9–11, pp. 1653–1658, 2002.
- [90] P. Paris and F. Erdogan, "A critical analysis of crack propagation laws," Trans. ASME Ser D, J. Basic Eng., vol. 85, no. 4, pp. 528–534, Dec. 1963.
- [91] S. Li, L. Sun, W. Jia, and Z. Wang, "The Paris law in metals and ceramics," J. Mater. Sci. Lett., vol. 14, no. 21, pp. 1493–1495, 1995.
- [92] K. Sasaki and N. Iwasa, "Thermal and structural simulation techniques for estimating fatigue life of an IGBT module," presented at the Int. Symp. Power Semicond. Devices IC's, Orlando, FL, 2008.
- [93] P. A. Agyakwa, W. S. Loh, M. R. Corfield, E. Liotti, S. C. Hogg, and C. M. Johnson, "Anomalous reliability behaviour of 99.99% and 99.999% pure aluminium wire bonds under thermal cycling," in *Proc. IMAPS 41st Int. Symp. Microelectron.*, 2008.
- [94] V. Sarihan, A. Center, M. Inc, and A. Tempe, "Energy based methodology for damage and life prediction of solderjoints under thermal cycling," *IEEE Trans. Compon., Packag., Manuf. Technol., Part B: Adv. Packag.*, vol. 17, no. 4, pp. 626–631, Nov. 1994.
- [95] S. Ramminger and G. Wachutka, "Predicting the crack progression in PbSnAg-Solder under cyclic loading conditions," presented at the Int. Conf. Integr. Power Syst., Naples, F, 2006.
- [96] T. Lhommeaua, C. Martin, M. Karama, R. Meuret, and M. Mermet-Guyennet, "Base-plate solder reliability study of IGBT modules for aeronautical application," in *Proc. Eur. Conf. Power Electron. Appl.*, 2007, pp. 1–10.
- [97] M. Ciappa, F. Carbognani, and W. Fichtner, "Lifetime prediction and design of reliability tests for high-power devices in automotive applications," *IEEE Trans. Device Mater. Rel.*, vol. 3, no. 4, pp. 191–196, Dec. 2003.
- [98] J. M. Thébaud, E. Woirgard, C. Zardini, S. Azzopardi, O. Briat, and J. Vinassa, "Strategy for designing accelerated aging tests to evaluate IGBT power modules lifetime in real operation mode," *IEEE Trans. Compon. Packag. Technol.*, vol. 26, no. 2, pp. 429–438, Jun. 2003.
- [99] H. Lu, T. Tilford, X. Xue, and C. Bailey, "Thermal-mechanical modelling of power electronic module packaging," presented at the EuroSime Conf., London, U.K., 2007.
- [100] C. Yin, H. Lu, M. Musallam, C. Bailey, and C. Johnson, "A prognostic assessment method for power electronics modules," presented at the Electron. Syst.-Integr. Technol. Conf., Greenwich, U.K., 2008, pp. 1353– 1358.
- [101] U. Scheuermann, "Power cycling lifetime of advanced power modules for different temperature swings," in *Proc. Power Convers. Intell. Motion*, 2002, pp. 59–64.
- [102] V. Sankaran and X. Xu, "Integrated power module diagnostic unit," U.S. Patent 5528446, 1996.
- [103] Y. Xiong, X. Cheng, Z. Shen, C. Mi, H. Wu, and V. Garg, "A prognostic and warning system for power electronic modules in electric, hybrid, and fuel cell vehicles," *IEEE Trans. Ind. Electron.*, vol. 55, no. 6, pp. 2268– 2276, Oct. 2008.
- [104] G. Coquery, R. Lallemand, D. Wagner, M. Piton, H. Berg, and K. Sommer, "Reliability improvement of the soldering thermal fatigue with AlSiC technology on traction high-power IGBT modules," in *Proc. Eur. Conf. Power Electron. Appl.*, 1999.
- [105] A. Forsyth, S. Yang, P. Mawby, and P. Igic, "Measurement and modelling of power electronic devices at cryogenic temperatures," *IEE Proc.*— *Circuits, Devices Syst.*, vol. 153, no. 5, pp. 407–415, Oct. 2006.
- [106] B. Baliga, Fundamentals of Power Semiconductor Devices. New York: Springer Verlag, 2008.
- [107] R. Dunipace, "Test saturation voltage to achieve high efficiency," in Power Electron. Technol., 2008, pp. 32–35.
- [108] M. Ryan, "Method and apparatus for power electronics health monitoring," U.S. Patent 6405154, 2002.
- [109] L. Ran, S. Gokani, J. Clare, K. Bradley, and C. Christopoulos, "Conducted electromagnetic emissions in induction motor drive systems. Part I: Time domain analysis and identification of dominant modes," *IEEE Trans. Power Electron.*, vol. 13, no. 4, pp. 757–767, Jul. 1998.
- [110] L. Ran, S. Gokani, J. Clare, K. Bradley, and C. Christopoulos, "Conducted electromagnetic emissions in induction motor drivesystems. II. Frequency domain models," *IEEE Trans. Power Electron.*, vol. 13, no. 4, pp. 768–776, Jul. 1998.
- [111] M. Rodriguez, A. Claudio, D. Theilliol, and L. G. Velan, "A new fault detection technique for IGBT based on gate voltage monitoring," in *IEEE Power Electron. Spec. Conf.*, 2007, pp. 1001–1005.
- [112] B. Farokhzad, "Method for early failure recognition in power semiconductor modules," U.S. Patent 6145107, 2000.

- [113] J. Judkins, J. Hofmeister, and S. Vohnout, "A prognostic sensor for voltage-regulated switch-mode power supplies," in *Proc. IEEE Aerosp. Conf.*, Mar. 2007, pp. 1–8.
- [114] J. Morroni, A. Dolgov, M. Shirazi, R. Zane, and M. Dragan, "Online health monitoring in digitally controlled power converters," in *IEEE Power Electron. Spec. Conf.*, 2007, pp. 112–118.
- [115] X. Chen, G. Chen, and M. Sakane, "Prediction of stress-strain relationship with an improved and constitutive model for lead-free solder Sn- 3.5 Ag," *IEEE Trans. Compon. Packag. Technol.*, vol. 28, no. 1, pp. 111–116, Mar. 2005.
- [116] D. Huff, D. Katsis, K. Stinson-Bagby, T. Thacker, G. Q. Lu, and J. D. van Wyk, "Reliability and microstructure of lead-free solder die attach interface in silicon power devices," in *Proc. IEEE Int. Rel. Phys.* Symp., 2004, pp. 567–568.
- [117] A. Bryant, P. Mawby, P. Palmer, E. Santi, and J. Hudgins, "Exploration of power device reliability using compact device models and fast electrothermal simulation," *IEEE Trans. Ind. Appl.*, vol. 44, no. 3, pp. 894–903, May/Jun. 2008.
- [118] B. Akin, U. Toliyat, H. Orguner, and M. Rayner, "Simple real time condition monitoring tools for low-cost motor drives," in *Proc. Int. Conf. Electr. Mach. Syst.*, 2007, pp. 963–973.
- [119] R. Ciprian and B. Lehman, "Modeling effects of relative humidity, moisture and extreme environmental conditions on power electronic performance," presented at the Energy Convers. Congr. Expo., San Jose, CA, 2009
- [120] L. Wei, R. J. Kerkman, and R. A. Lukaszewski, "Evaluation of power semiconductors power cycling capabilities for adjustable speed drive," presented at the IAS Conf. Rec., Edmonton, AB, Canada, 2008.
- [121] L. Wei, T. Lipo, and R. A. Lukasewski, "Comparison of IGBT cycling capabilities for different AC/AC topologies," presented at the Energy Convers. Congr. Expo, San Jose, CA, 2009.
- [122] L. Wei, J. McGuire, and R. A. Lukasewski, "Analysis of PWM frequency control to improve the lifetime of PWM inverter," presented at the Energy Convers. Congr. Expo, San Jose, CA, 2009.
- [123] J. Lutz, "IGBT modules: Design for reliability," presented at the EPE Conf. Rec., Barcelona, Spain, 2009.
- [124] M. Musallam, C. M. Johnson, C. Yin, H. Lu, and C. Bailey, "Real-time comparison of power module failure modes under in-service conditions," presented at the EPE Conf. Rec., Barcelona, Spain, 2009.
- [125] S. Mohagheghi, R. G. Harley, T. G. Habetler, and D. Divan, "Condition monitoring of power electronic circuits using artificial neural networks," *IEEE Trans. Power Electron.*, vol. 24, no. 10, pp. 2363–2367, Oct. 2009.
- [126] M. Arab, S. Lefebvre, Z. Khatir, and S. Bontemps, "Experimental investigations of trench field stop IGBT under repetitive short-circuits operations," in *PESC Conf. Rec.*, Rhodes, Greece, Jun. 2008, pp. 4355–4360.
- [127] H. Tanaka, K. Hotta, S. Kuwano, M. Usui, and M. Ishiko, "Mechanical stress dependence of power device electrical characteristics," in *Proc. IEEE Int. Symp. Power Semicond. Devices IC's*, Naples, FL, Jun. 2006, pp. 1–4.
- [128] Y. Belmehdi, S. Azzopardi, J. Deletage, and E. Woirgard, "Assessment of uni-axial mechanical stress on trench IGBT under severe operating conditions: A 2D physically-based simulation approach," presented at the ECCE Conf. Rec., San Jose, CA, Sep. 2009.
- [129] F. P. McCluskey, M. Dash, Z. Wang, and D. Huff, "Reliability of high temperature solder alternatives," *Microelectron. Rel.*, vol. 46, pp. 1910– 1914, 2006.



**Shaoyong Yang** (M'06) received the B.Eng. degree from Shandong University, Jinan, China, in 1996, the M.Eng. degree from China Electric Power Research Institute, Beijing, China, in 1999, both in electrical engineering, and the Ph.D. degree in power electronics from the University of Birmingham, Birmingham, U.K., in 2005.

In 2007, he joined the University of Warwick, Coventry, U.K.

Dr. Yang is a recipient of China Science and Technology Advancement Prize (silver) in 2003.



**Dawei Xiang** received the Ph.D. degree in electrical engineering from the College of Electrical Engineering, Chongqing University, Chongqing, China, in 2006. From October 1999 to September 2000, he was an M.Sc. exchange student at the University of Electrocommunications, Tokyo, Japan.

From January to December 2004, he was a Visiting Scholar at Durham University, Durham, U.K, where he has been a Research Associate since 2007. His current research interests include the development of condition monitoring methods for power electronics

reliability improvement, analysis and control of power electronics applied in drive systems, power systems, and renewable energy systems.



**Li Ran** (M'98–SM'07) received the Ph.D. degree in power systems engineering from Chongqing University, Chongqing, China, in 1989.

He is currently a Lecturer of electrical power and control at the School of Engineering, University of Durham, Durham, U.K. His research interests include application of power electronics in power systems and renewable energy systems, such as wave and wind energy converters.

Dr. Ran received the Stanley-Gray Award from the Institute of Marine Engineers, London, U.K., in

1999, for the interconnection of offshore oil rigs. He is a member of the IEEE Power Electronics, Industry Applications, and Power Engineering Societies.



Angus Bryant (S'02–M'06) received the M.Eng. degree in electrical and information sciences and the Ph.D. degree in power electronics from Queens' College, Cambridge University, Cambridge, U.K., in 2001 and 2005, respectively.

He was a Research Fellow at the School of Engineering, University of Warwick, Coventry, U.K. and in 2007, became an Assistant Professor, where he was involved in power device modeling,. His research interests include semiconductor device modeling, simulation and characterization of power electronic sys-

tems, power module reliability and thermal modeling, and optimization and testing of power electronic systems under realistic loading conditions.



Philip Mawby (S'85-M'86–SM'01) graduated and received the Ph.D. degree in 1986 from the University of Leeds, Leeds, U.K., where he studied GaAs/AlGaAs heterojunction bipolar transistors for high-power radio frequency applications.

He was at the GEC Hirst Research Center, Wembly, during his Ph.D. studies. In 2005, he joined the University of Warwick, Coventry, U.K. He was with the University of Wales, Swansea, U.K. for 19 years and held the Royal Academy of Engineering Chair for power electronics, where he established the Power

Electronics Design Center, which has been involved in a whole range of areas relating to power electronics and interaction with SMEs in Wales as well as larger international companies. He has been internationally recognized in the area of power electronics and power device research. He was also involved in the development of device simulation algorithms, as well as optoelectronic and quantum-based device structures. He has authored or coauthored more than 70 journal papers and 100 conference papers. His current research interests include materials for new power devices, modeling of power devices and circuits, and power integrated circuits.

Prof. Mawby has been involved in many international conference committees, including the International Symposium on Power Semiconductor Devices, the European Power Electronics, the Bipolar/BiCMOS Circuits and Technology Meeting, and the European Solid-State Device Research Conference. He is a Chartered Engineer, a Fellow of the Institution of Engineering and Technology, and a Fellow of the Institute Physics. He is a Distinguished Lecturer for the IEEE Electron Devices Society.



**Peter Tavner** (M'06–SM'08) received the M.A. degree in engineering sciences from Cambridge University, Cambridge, U.K., in 1969, and the Ph.D. degree from Southampton University, Southampton, U.K., in 1978.

He is currently a Professor of new and renewable energy at the School of Engineering, University of Durham, Durham, U.K. He has held a number of research and technical positions in the industry, including those of the Technical Director of Laurence, Scott and Electromotors, Ltd., Norfolk, U.K. and

Brush Electrical Machines Ltd., Loughborough, U.K. He was also the Group Technical Director of FKI-DeWind Energy Technology, Loughborough, U.K. His research interests include electrical machines for the extraction of energy from renewable sources and their connection to electricity systems, electromagnetic analysis, the application of condition monitoring to electrical systems, and the use of converters with electrical machines.

Dr. Tavner was the recipient of the Institution Premium Award of the Institutions of Electrical Engineers, U.K.